| CPC H01L 23/3114 (2013.01) [H01L 21/56 (2013.01); H01L 23/49838 (2013.01); H01L 24/11 (2013.01); H01L 24/14 (2013.01); H01L 2224/1701 (2013.01); H01L 2224/17104 (2013.01)] | 14 Claims |

|
1. A chip package, comprising:
a redistribution layer, comprising;
an insulation part, having a first surface, a second surface opposite to the first surface, and a side surface located between the first surface and the second surface;
an outer wiring layer, located at the insulation part, wherein an outer surface of the outer wiring layer and the second surface are coplanar, and the side surface extends from the first surface to the second surface;
a plurality of first pads, located at the first surface;
a plurality of second pads, located at the second surface;
a chip, disposed on the first surface and electrically connected to the first pads; and
an encapsulation member, wrapping the chip and the redistribution layer, and completely covering the first surface and the side surface, wherein the encapsulation member exposes the second pads, and the encapsulation member is not flush with the first surface and the side surface,
wherein the encapsulation member is made of an electrical insulating material,
wherein the encapsulation member is in direct contact with the first surface and exposes the first pads.
|