US 12,425,009 B2
Method and device for outputting frequency multiplication signal having high harmonic suppression, and storage medium
Bei Huang, Guangdong (CN); and Zhilin Chen, Guangdong (CN)
Assigned to SANECHIPS TECHNOLOGY CO., LTD., Guangdong (CN)
Appl. No. 18/037,977
Filed by SANECHIPS TECHNOLOGY CO., LTD., Guangdong (CN)
PCT Filed Oct. 20, 2021, PCT No. PCT/CN2021/125001
§ 371(c)(1), (2) Date May 19, 2023,
PCT Pub. No. WO2022/105520, PCT Pub. Date May 27, 2022.
Claims priority of application No. 202011308481.4 (CN), filed on Nov. 19, 2020.
Prior Publication US 2023/0412158 A1, Dec. 21, 2023
Int. Cl. H03K 5/1252 (2006.01); H03K 5/00 (2006.01)
CPC H03K 5/1252 (2013.01) [H03K 5/00006 (2013.01)] 12 Claims
OG exemplary drawing
 
1. A method for outputting a frequency multiplication signal with high harmonic suppression, comprising:
obtaining an initial signal;
inputting the initial signal into a target circuit, wherein the target circuit includes a parallel circuit, a first circuit of the parallel circuit is provided with a frequency multiplier, a second circuit of the parallel circuit is provided with a phase adjustment module, the first circuit is connected to an input end and an output end of the target circuit, the second circuit is disconnected from the input end and the output end, and the phase adjustment module is configured to adjust a phase of the second circuit to a target phase, wherein a phase difference between the target phase and a first phase of the first circuit is more than 90 degrees; and
taking a target signal output from the target circuit as a frequency multiplication signal of the initial signal;
wherein the phase adjustment module is further configured to set a harmonic amplitude of the second circuit to have a difference less than a first threshold from a harmonic amplitude of the first circuit.