CPC H01L 29/165 (2013.01) [H01L 27/092 (2013.01); H01L 29/0607 (2013.01); H01L 29/41733 (2013.01); H01L 29/41775 (2013.01); H01L 29/42392 (2013.01); H01L 29/78618 (2013.01); H01L 29/401 (2013.01)] | 20 Claims |
1. A semiconductor device comprising:
a substrate including a peripheral region and a logic cell region;
a first active pattern on the peripheral region, the first active pattern having an upper portion including first semiconductor patterns and second semiconductor patterns, which are alternately stacked;
a first gate electrode intersecting the first active pattern;
a pair of first source/drain patterns provided at both sides of the first gate electrode, respectively;
a first capping layer having a composition comprising silicon and germanium on the first active pattern;
a second capping layer having a composition comprising silicon and germanium on the first capping layer; and
a first gate insulating layer between the second capping layer and the first gate electrode,
wherein the first capping layer is between a sidewall of the first active pattern and the second capping layer, and
wherein a concentration of germanium of the first capping layer is greater than a concentration of germanium of the second capping layer.
|
11. A semiconductor device comprising:
a substrate including a peripheral region and a logic cell region;
a first active pattern and a second active pattern, which are provided on the peripheral region and the logic cell region, respectively;
a first gate electrode and a second gate electrode, which intersect the first active pattern and the second active pattern, respectively;
a first capping layer having a composition comprising silicon and germanium on the first active pattern;
a second capping layer having a composition comprising silicon and germanium on the first capping layer;
a first gate insulating layer between the second capping layer and the first gate electrode; and
a second gate insulating layer between the second active pattern and the second gate electrode,
wherein an upper portion of the first active pattern includes first semiconductor patterns and second semiconductor patterns, which are alternately stacked,
wherein the first capping layer and the second semiconductor patterns include a same semiconductor material,
wherein the first capping layer is between a sidewall of the first active pattern and the second capping layer; and
wherein a concentration of germanium of the first capping layer is greater than a concentration of germanium of the second capping layer.
|
16. A semiconductor device comprising:
a substrate including a peripheral region and a logic cell region;
a device isolation layer provided on the peripheral region to define a first active pattern;
a pair of first source/drain patterns provided on the first active pattern;
first semiconductor patterns and second semiconductor patterns provided between the first source/drain patterns, wherein the first and second semiconductor patterns are alternately stacked on the first active pattern; and a bottom surface of a lowermost one of the second semiconductor patterns is located at a higher level than a top surface of the device isolation layer with respect to the substrate providing a base level;
a first gate electrode intersecting the first and second semiconductor patterns on the first active pattern;
a first capping layer having a composition comprising silicon and germanium on the first active pattern;
a second capping layer having a composition comprising silicon and germanium on the first capping layer;
a first gate insulating layer between the second capping layer and the first gate electrode;
a pair of gate spacers provided on both sidewalls of the first gate electrode, respectively;
a gate capping pattern on the first gate electrode;
a first interlayer insulating layer on the gate capping pattern;
an active contact penetrating the first interlayer insulating layer and electrically connected to at least one of the first source/drain patterns;
a second interlayer insulating layer on the first interlayer insulating layer;
a first metal layer provided in the second interlayer insulating layer and electrically connected to the active contact; and
a second metal layer on the first metal layer,
wherein the first gate insulating layer comprises: an insulating layer on the second capping layer; and a high-k dielectric layer on the insulating layer,
wherein the insulating layer includes a silicon oxide layer,
wherein the first capping layer is between a sidewall of the first active pattern and the second capping layer, and
wherein a concentration of germanium of the first capping layer is greater than a concentration of germanium of the second capping layer.
|