CPC H04L 9/3278 (2013.01) [G06F 21/602 (2013.01); G06F 21/72 (2013.01); G06F 21/75 (2013.01); G11C 7/062 (2013.01); G11C 7/08 (2013.01); G11C 7/24 (2013.01); G11C 16/0483 (2013.01); G11C 16/08 (2013.01); G11C 16/22 (2013.01); G11C 16/24 (2013.01); G11C 16/26 (2013.01); H04L 9/0869 (2013.01)] | 20 Claims |
1. A memory system comprising:
a plurality of memory cells at intersections between a plurality of word lines and a plurality of bit lines; and
a plurality of bit line sense amplifiers connected to the plurality of bit lines, the plurality of bit line sense amplifiers configured to write data to or read data from the plurality of memory cells through the plurality of bit lines, a portion of bit line sense amplifiers among the plurality of bit line sense amplifiers configured to generate a physically unclonable function (PUF) key including a random digital value, the random digital value being determined according to threshold voltage distributions of transistors included in the portion of bit line sense amplifiers, and the threshold voltage distributions being different from one another,
wherein each of the portion of bit line sense amplifiers is a defective bit line sense amplifier selected among the plurality of bit line sense amplifiers based on a threshold voltage distribution of transistors included in each of the plurality of bit line sense amplifiers,
wherein the portion of bit line sense amplifiers are replaced with redundancy bit line sense amplifiers for data sense operation in a normal operation mode.
|