US 11,915,775 B2
Apparatuses and methods for bad row mode
Jack Riley, Boise, ID (US); Scott Smith, Boise, ID (US); Christian Mohr, Boise, ID (US); Gary Howe, Boise, ID (US); Joshua Alzheimer, Boise, ID (US); Yoshinori Fujiwara, Boise, ID (US); Sujeet Ayyapureddi, Boise, ID (US); and Randall Rooney, Boise, ID (US)
Assigned to Micron Technology, Inc., Boise, ID (US)
Filed by MICRON TECHNOLOGY, INC., Boise, ID (US)
Filed on Sep. 29, 2021, as Appl. No. 17/449,297.
Prior Publication US 2023/0096291 A1, Mar. 30, 2023
Int. Cl. G11C 29/44 (2006.01); G11C 29/00 (2006.01); G11C 29/18 (2006.01); G11C 29/46 (2006.01); G11C 29/12 (2006.01)
CPC G11C 29/4401 (2013.01) [G11C 29/18 (2013.01); G11C 29/46 (2013.01); G11C 29/76 (2013.01); G11C 29/787 (2013.01); G11C 2029/1202 (2013.01)] 21 Claims
OG exemplary drawing
 
1. A method comprising:
entering a memory into a bad row mode to disable a selected row of the memory and test a repair logic configured to detect defective rows of the memory;
disabling the selected row of the memory, wherein disabling the selected row includes causing the selected row to temporarily appear to be a defective row by causing failure of an access operation on the selected row, and wherein the access operation is caused to fail by changing a value of at least one data bit in the selected row;
detecting, using the repair logic configured to detect the defective rows of the memory, the selected row as the defective row responsive to the failure of the access operation on the selected row;
performing a post-package repair (PPR) operation on the selected row;
testing an address associated with the selected row; and
exiting the memory from the bad row mode, wherein the selected row is disabled only while the memory is in the bad row mode.