US 11,876,979 B2
Image encoding device, image decoding device, image encoding method, image decoding method, and image prediction device
Akira Minezawa, Tokyo (JP); Kazuo Sugimoto, Tokyo (JP); and Shunichi Sekiguchi, Tokyo (JP)
Assigned to MITSUBISHI ELECTRIC CORPORATION, Tokyo (JP)
Filed by MITSUBISHI ELECTRIC CORPORATION, Tokyo (JP)
Filed on Feb. 24, 2023, as Appl. No. 18/114,034.
Application 18/114,034 is a division of application No. 17/224,937, filed on Apr. 7, 2021, granted, now 11,632,556.
Application 17/224,937 is a division of application No. 16/657,410, filed on Oct. 18, 2019, granted, now 11,006,125, issued on May 11, 2021.
Application 16/657,410 is a division of application No. 16/054,640, filed on Aug. 3, 2018, granted, now 10,511,840, issued on Dec. 17, 2019.
Application 16/054,640 is a division of application No. 15/634,360, filed on Jun. 27, 2017, granted, now 10,237,560, issued on Mar. 19, 2019.
Application 15/634,360 is a division of application No. 14/114,567, granted, now 9,723,316, issued on Aug. 1, 2017, previously published as PCT/JP2012/003555, filed on May 30, 2012.
Claims priority of application No. 2011-140598 (JP), filed on Jun. 24, 2011; and application No. 2012-009115 (JP), filed on Jan. 19, 2012.
Prior Publication US 2023/0224477 A1, Jul. 13, 2023
This patent is subject to a terminal disclaimer.
Int. Cl. H04N 19/159 (2014.01); H04N 19/176 (2014.01); H04N 19/593 (2014.01); H04N 19/11 (2014.01); H04N 19/14 (2014.01); H04N 19/157 (2014.01); H04N 19/182 (2014.01)
CPC H04N 19/159 (2014.11) [H04N 19/11 (2014.11); H04N 19/14 (2014.11); H04N 19/157 (2014.11); H04N 19/176 (2014.11); H04N 19/182 (2014.11); H04N 19/593 (2014.11)] 4 Claims
OG exemplary drawing
 
1. An image decoding circuit comprising:
a processor to execute a program; and
a memory to store the program which, when executed by the processor, the processor performs processes of:
carrying out an intra-frame prediction process on each of processing blocks to generate an intra prediction image, each of the processing blocks being a coding block or a sub-block obtained by dividing the coding block, and
carrying out a motion-compensated prediction process on a partition of the coding block or a sub-block to generate an inter prediction image;
wherein, when an intra-prediction parameter indicates a horizontal prediction process and a size of the processing block is less than a predetermined size, said processor adds a value to a signal value of a pixel adjacent to left of said processing block and outputs a result of the addition as a predicted value of said prediction image, the value being proportional to an amount of change in a horizontal direction of signal values of pixels adjacent to top of said processing block, and when the intra prediction parameter indicates a horizontal prediction process and the size of the processing block is greater than or equal to the predetermined size, said processor outputs the signal value of the pixel adjacent to left of the processing block as the predicted value of the prediction image;
wherein said decoding circuit obtains reference image from a frame memory storing reference image used to generate said inter prediction image.