US 11,942,166 B2
Nonvolatile memory device, storage device including nonvolatile memory device, and operating method of nonvolatile memory device
Yongsung Cho, Hwaseong-si (KR); Bong-Kil Jung, Seoul (KR); and Hangil Jeong, Suwon-si (KR)
Assigned to Samsung Electronics Co., Ltd., Gyeonggi-do (KR)
Filed by Samsung Electronics Co., Ltd., Suwon-si (KR)
Filed on Mar. 29, 2023, as Appl. No. 18/192,367.
Application 18/192,367 is a division of application No. 17/134,968, filed on Dec. 28, 2020, granted, now 11,646,087.
Claims priority of application No. 10-2020-0053180 (KR), filed on May 4, 2020.
Prior Publication US 2023/0253057 A1, Aug. 10, 2023
Int. Cl. G11C 16/34 (2006.01); G11C 16/10 (2006.01); G11C 16/24 (2006.01); G11C 16/26 (2006.01); G11C 16/30 (2006.01); G11C 16/32 (2006.01)
CPC G11C 16/3459 (2013.01) [G11C 16/10 (2013.01); G11C 16/24 (2013.01); G11C 16/26 (2013.01); G11C 16/30 (2013.01); G11C 16/32 (2013.01)] 7 Claims
OG exemplary drawing
 
1. A nonvolatile memory device comprising:
a memory cell region including memory cells and first metal pads; and
a peripheral region comprising:
second metal pads;
a row decoder connected with the memory cells through word lines, and configured to apply a program voltage to a word line selected from the word lines in a program interval of each of program loops of a program operation and to apply verification voltages to the selected word line in a verify interval of each of the program loops;
a page buffer connected with the memory cells through bit lines, and configured to apply voltages to the bit lines in a bit line setup interval of each of the program loops of the program operation; and
control logic configured to control the row decoder and the page buffer in response to a program command such that the program operation is initiated,
wherein, in the program interval of each of the program loops, the row decoder increases a level of the program voltage applied to the selected word line as much as a first voltage,
wherein the control logic controls the row decoder and the page buffer to suspend the program operation in response to receiving a suspend command and to resume the suspended program operation in response to receiving a resume command from an external device,
wherein, in response to the resume command, the control logic is configured to set the level of the program voltage of the resumed program operation such that a difference between a level of the program voltage finally applied to the selected word line before the program operation is suspended and a level of the program voltage applied first to the selected word line after the suspended program operation is resumed corresponds to a second voltage different from the first voltage and the difference is based on a duration of the suspension,
wherein the peripheral region is vertically connected to the memory cell region by the first metal pads and the second metal pads.