US 11,869,625 B2
Data transmission circuit and method, and storage device
Liang Zhang, Hefei (CN)
Assigned to CHANGXIN MEMORY TECHNOLOGIES, INC., Hefei (CN)
Filed by CHANGXIN MEMORY TECHNOLOGIES, INC., Hefei (CN)
Filed on Jan. 21, 2022, as Appl. No. 17/580,757.
Application 17/580,757 is a continuation of application No. PCT/CN2021/109118, filed on Jul. 29, 2021.
Claims priority of application No. 202110336696.5 (CN), filed on Mar. 29, 2021.
Prior Publication US 2022/0310136 A1, Sep. 29, 2022
Int. Cl. G11C 7/10 (2006.01); G06F 13/42 (2006.01); G06F 13/40 (2006.01)
CPC G11C 7/1039 (2013.01) [G06F 13/4068 (2013.01); G06F 13/4221 (2013.01); G06F 13/4282 (2013.01); G11C 7/1069 (2013.01); G11C 7/1096 (2013.01)] 20 Claims
OG exemplary drawing
 
1. A data transmission circuit, comprising:
a serial-parallel conversion module configured to receive a plurality of pieces of external data in batches and output initial parallel data according to the external data, wherein a preset bit width of the initial parallel data is equal to a sum of bit widths of the plurality of pieces of external data;
a comparison module configured to receive global data on a global data line and the initial parallel data, and compare the initial parallel data with the global data to output a comparison result of whether a number of bits of the initial parallel data which are different from the global data exceeds a preset threshold, wherein the initial parallel data and the global data have identical preset bit widths;
a data conversion module electrically connected to the serial-parallel conversion module, the comparison module and a data bus, and configured to, responsive to that the comparison result indicates that the preset threshold is exceeded, invert the initial parallel data and transmit the inverted data to the data bus, and responsive to that the comparison result indicates that the preset threshold is not exceeded, transmit the initial parallel data to the data bus; and
a write circuit module configured to transmit data on the data bus to a global data bus;
wherein a length of a data transmission path between the serial-parallel conversion module and the data conversion module is less than a length of a data transmission path between the data conversion module and the write circuit module.